粉嫩高清一区二区三区精品视频,伊人久久成人爱综合网,中文字幕精品二区,久久成人黄色

雙極性晶體管

二極管

ESD保護、TVS、濾波和信號調(diào)節(jié)ESD保護

MOSFET

氮化鎵場效應晶體管(GaN FET)

絕緣柵雙極晶體管(IGBTs)

模擬和邏輯IC

汽車應用認證產(chǎn)品(AEC-Q100/Q101)

74HCT193PW

Presettable synchronous 4-bit binary up/down counter

The 74HC193; 74HCT193 is a 4-bit synchronous binary up/down counter. Separate up/down clocks, CPU and CPD respectively, simplify operation. The outputs change state synchronously with the LOW-to-HIGH transition of either clock input. If the CPU clock is pulsed while CPD is held HIGH, the device will count up. If the CPD clock is pulsed while CPU is held HIGH, the device will count down. Only one clock input can be held HIGH at any time to guarantee predictable behavior. The device can be cleared at any time by the asynchronous master reset input (MR); it may also be loaded in parallel by activating the asynchronous parallel load input (PL). The terminal count up (TCU) and terminal count down (TCD) outputs are normally HIGH. When the circuit has reached the maximum count state of 15, the next HIGH-to-LOW transition of CPU will cause TCU to go LOW. TCU will stay LOW until CPU goes HIGH again, duplicating the count up clock. Likewise, the TCD output will go LOW when the circuit is in the zero state and the CPD goes LOW. The terminal count outputs can be used as the clock input signals to the next higher order circuit in a multistage counter, since they duplicate the clock waveforms. Multistage counters will not be fully synchronous, since there is a slight delay time difference added for each stage that is added. The counter may be preset by the asynchronous parallel load capability of the circuit. Information present on the parallel data inputs (D0 to D3) is loaded into the counter and appears on the outputs (Q0 to Q3) regardless of the conditions of the clock inputs when the parallel load (PL) input is LOW. A HIGH level on the master reset (MR) input will disable the parallel load gates, override both clock inputs and set all outputs (Q0 to Q3) LOW. If one of the clock inputs is LOW during and after a reset or load operation, the next LOW-to-HIGH transition of that clock will be interpreted as a legitimate signal and will be counted. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.

Features and benefits

  • Wide supply voltage range from 2.0 to 6.0 V

  • CMOS low power dissipation

  • High noise immunity

  • Latch-up performance exceeds 100 mA per JESD 78 Class II Level B

  • Input levels:

    • For 74HC193: CMOS level

    • For 74HCT193: TTL level

  • Synchronous reversible 4-bit binary counting

  • Asynchronous parallel load

  • Asynchronous reset

  • Expandable without external logic

  • Complies with JEDEC standards:

    • JESD8C (2.7 V to 3.6 V)

    • JESD7A (2.0 V to 6.0 V)

  • ESD protection:

    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V

    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

  • Specified from -40 °C to +85 °C and -40 °C to +125 °C.

參數(shù)類型

型號 VCC (V) Output drive capability (mA) Logic switching levels tpd (ns) Power dissipation considerations Tamb (°C) Package name
74HCT193PW 4.5?-?5.5 ± 4 TTL 20 low -40~125 TSSOP16

PCB Symbol, Footprint and 3D Model

Model Name 描述

封裝

型號 可訂購的器件編號,(訂購碼(12NC)) 狀態(tài) 標示 封裝 外形圖 回流焊/波峰焊 包裝
74HCT193PW 74HCT193PW,118
(935283088118)
Active HCT193 SOT403-1
TSSOP16
(SOT403-1)
SOT403-1 SSOP-TSSOP-VSO-WAVE
SOT403-1_118

環(huán)境信息

型號 可訂購的器件編號 化學成分 RoHS RHF指示符
74HCT193PW 74HCT193PW,118 74HCT193PW rohs rhf rhf
品質(zhì)及可靠性免責聲明

文檔 (11)

文件名稱 標題 類型 日期
74HC_HCT193 Presettable synchronous 4-bit binary up/down counter Data sheet 2024-03-14
AN11044 Pin FMEA 74HC/74HCT family Application note 2019-01-09
SOT403-1 3D model for products with SOT403-1 package Design support 2020-01-22
hct193 74HCT193 IBIS model IBIS model 2022-10-11
Nexperia_package_poster Nexperia package poster Leaflet 2020-05-15
TSSOP16_SOT403-1_mk plastic, thin shrink small outline package; 16 leads; 0.65 mm pitch; 5 mm x 4.4 mm x 1.1 mm body Marcom graphics 2017-01-28
SOT403-1 plastic, thin shrink small outline package; 16 leads; 5 mm x 4.4 mm x 1.2 mm body Package information 2023-11-08
SOT403-1_118 TSSOP16; Reel pack for SMD, 13"; Q1/T1 product orientation Packing information 2020-04-21
74HCT193PW_Nexperia_Product_Reliability 74HCT193PW Nexperia Product Reliability Quality document 2024-06-16
HCT_USER_GUIDE HC/T User Guide User manual 1997-10-31
SSOP-TSSOP-VSO-WAVE Footprint for wave soldering Wave soldering 2009-10-08

支持

如果您需要設計/技術支持,請告知我們并填寫 應答表 我們會盡快回復您。

模型

文件名稱 標題 類型 日期
hct193 74HCT193 IBIS model IBIS model 2022-10-11
SOT403-1 3D model for products with SOT403-1 package Design support 2020-01-22

PCB Symbol, Footprint and 3D Model

Model Name 描述

訂購、定價與供貨

型號 Orderable part number Ordering code (12NC) 狀態(tài) 包裝 Packing Quantity 在線購買
74HCT193PW 74HCT193PW,118 935283088118 Active SOT403-1_118 2,500 訂單產(chǎn)品

樣品

作為 Nexperia 的客戶,您可以通過我們的銷售機構訂購樣品。

如果您沒有 Nexperia 的直接賬戶,我們的全球和地區(qū)分銷商網(wǎng)絡可為您提供 Nexperia 樣品支持。查看官方經(jīng)銷商列表。

How does it work?

The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.

可訂購部件

型號 可訂購的器件編號 訂購代碼(12NC) 封裝 從經(jīng)銷商處購買
74HCT193PW 74HCT193PW,118 935283088118 SOT403-1 訂單產(chǎn)品
亚洲国产毛片aaaaa无费看| 日韩欧美在线播放| 日本欧美一区二区三区在线观看| 国产综合久久| 久久精品国产v日韩v亚洲| 四虎黄色影院| 图片小说亚洲| 日韩激情中文字幕| 久本道| 激情综合一区二区三区| 浓毛hairy多毛as视频| 成年丰满熟妇午夜免费视频| 999成人网| 欧美一二三国产一二三嫩草影院| 国内精品一区二区高跟鞋| 国产精品国产免费无码专区蜜柚| 无码av一区二区大桥久未| 狠狠躁夜夜躁人人爽天天高潮| 亚洲欧美日韩综合在线观看| 日本一二三区高清| 日本不卡视频 | 亚洲av无码一区二区三区不卡| 久热国产视频| 无码精品国产va在线观看| 日本成人中文字幕| 日韩av不卡在线观看| 国产精品天堂| 人妻人人干| 欧美成人精品二区三区99精品| 国产无套内射视频| 久久97久久精品免费观看| 亚洲中文字幕在线精品产品白色| 婷婷二区| 亚洲日韩AV污污污爽噜噜噜| 亚洲毛片精品| 影音先锋女人aV鲁色资源网站| 五月丁香在线| 18无码粉嫩小泬无套在线| 亚洲精品无码A| 欧美精品不卡| 尤物yw193无码点击进入 |