粉嫩高清一区二区三区精品视频,伊人久久成人爱综合网,中文字幕精品二区,久久成人黄色

雙極性晶體管

二極管

ESD保護(hù)、TVS、濾波和信號調(diào)節(jié)ESD保護(hù)

MOSFET

氮化鎵場效應(yīng)晶體管(GaN FET)

絕緣柵雙極晶體管(IGBTs)

模擬和邏輯IC

汽車應(yīng)用認(rèn)證產(chǎn)品(AEC-Q100/Q101)

74LVC163D

Presettable synchronous 4-bit binary counter; synchronous reset

The 74LVC163 is a synchronous presettable binary counter which features an internal look-ahead carry and can be used for high-speed counting. Synchronous operation is provided by having all flip-flops clocked simultaneously on the positive-going edge of the clock (pin CP). The outputs (pins Q0 to Q3) of the counters may be preset to a HIGH-level or LOW-level. A LOW-level at the parallel enable input (pin PE) disables the counting action and causes the data at the data inputs (pins D0 to D3) to be loaded into the counter on the positive-going edge of the clock (provided that the set-up and hold time requirements for PE are met). Preset takes place regardless of the levels at count enable inputs (pin CEP and CET). A LOW-level at the master reset input (pin MR) sets all four outputs of the flip-flops (pins Q0 to Q3) to LOW-level after the next positive-going transition on the clock input (pin CP) (provided that the set-up and hold time requirements for PE are met). This action occurs regardless of the levels at input pins PE, CET and CEP. This synchronous reset feature enables the designer to modify the maximum count with only one external NAND gate.

The look-ahead carry simplifies serial cascading of the counters. Both count enable inputs (pin CEP and CET) must be HIGH in count. The CET input is fed forward to enable the terminal count output (pin TC). The TC output thus enabled will produce a HIGH output pulse of a duration approximately equal to a HIGH-level output of Q0. This pulse can be used to enable the next cascaded stage.

The maximum clock frequency for the cascaded counters is determined by tPHL (propagation delay CP to TC) and tsu (set-up time CEP to CP) according to the formula: .

Features and benefits

  • Wide supply voltage range from 1.2 V to 3.6 V

  • Inputs accept voltages up to 5.5 V

  • CMOS low power consumption

  • Direct interface with TTL levels

  • Synchronous reset

  • Synchronous counting and loading

  • Two count enable inputs for n-bit cascading

  • Positive edge-triggered clock

  • Complies with JEDEC standard:

    • JESD8-7A (1.65 V to 1.95 V)

    • JESD8-5A (2.3 V to 2.7 V)

    • JESD8-C/JESD36 (2.7 V to 3.6 V)

  • ESD protection:

    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V

    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

  • Specified from -40 °C to +85 °C and -40 °C to 125 °C

參數(shù)類型

型號 VCC (V) Output drive capability (mA) Logic switching levels tpd (ns) Power dissipation considerations Tamb (°C) Package name
74LVC163D 1.2?-?3.6 ± 24 CMOS/LVTTL 4.9 low -40~125 SO16

PCB Symbol, Footprint and 3D Model

Model Name 描述

封裝

型號 可訂購的器件編號,(訂購碼(12NC)) 狀態(tài) 標(biāo)示 封裝 外形圖 回流焊/波峰焊 包裝
74LVC163D 74LVC163D,118
(935210540118)
Active 74LVC163D SOT109-1
SO16
(SOT109-1)
SOT109-1 SO-SOJ-REFLOW
SO-SOJ-WAVE
WAVE_BG-BD-1
SOT109-1_118

環(huán)境信息

型號 可訂購的器件編號 化學(xué)成分 RoHS RHF指示符
74LVC163D 74LVC163D,118 74LVC163D rohs rhf rhf
品質(zhì)及可靠性免責(zé)聲明

文檔 (14)

文件名稱 標(biāo)題 類型 日期
74LVC163 Presettable synchronous 4-bit binary counter; synchronous reset Data sheet 2024-02-12
AN11009 Pin FMEA for LVC family Application note 2019-01-09
AN263 Power considerations when using CMOS and BiCMOS logic devices Application note 2023-02-07
SOT109-1 3D model for products with SOT109-1 package Design support 2020-01-22
lvc163 lvc163 IBIS model IBIS model 2013-04-08
Nexperia_package_poster Nexperia package poster Leaflet 2020-05-15
SO16_SOT109-1_mk plastic, small outline package; 16 leads; 1.27 mm pitch; 9.9 mm x 3.9 mm x 1.35 mm body Marcom graphics 2017-01-28
SOT109-1 plastic, small outline package; 16 leads; 1.27 mm pitch; 9.9 mm x 3.9 mm x 1.75 mm body Package information 2023-11-07
SOT109-1_118 SO16; Reel pack for SMD, 13"; Q1/T1 product orientation Packing information 2024-02-19
74LVC163D_Nexperia_Product_Reliability 74LVC163D Nexperia Product Reliability Quality document 2024-06-16
SO-SOJ-REFLOW Footprint for reflow soldering Reflow soldering 2009-10-08
lvc lvc Spice model SPICE model 2013-05-07
SO-SOJ-WAVE Footprint for wave soldering Wave soldering 2009-10-08
WAVE_BG-BD-1 Wave soldering profile Wave soldering 2021-09-08

支持

如果您需要設(shè)計(jì)/技術(shù)支持,請告知我們并填寫 應(yīng)答表 我們會盡快回復(fù)您。

模型

文件名稱 標(biāo)題 類型 日期
lvc163 lvc163 IBIS model IBIS model 2013-04-08
lvc lvc Spice model SPICE model 2013-05-07
SOT109-1 3D model for products with SOT109-1 package Design support 2020-01-22

PCB Symbol, Footprint and 3D Model

Model Name 描述

訂購、定價(jià)與供貨

型號 Orderable part number Ordering code (12NC) 狀態(tài) 包裝 Packing Quantity 在線購買
74LVC163D 74LVC163D,118 935210540118 Active SOT109-1_118 2,500 訂單產(chǎn)品

樣品

作為 Nexperia 的客戶,您可以通過我們的銷售機(jī)構(gòu)訂購樣品。

如果您沒有 Nexperia 的直接賬戶,我們的全球和地區(qū)分銷商網(wǎng)絡(luò)可為您提供 Nexperia 樣品支持。查看官方經(jīng)銷商列表。

How does it work?

The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.

可訂購部件

型號 可訂購的器件編號 訂購代碼(12NC) 封裝 從經(jīng)銷商處購買
74LVC163D 74LVC163D,118 935210540118 SOT109-1 訂單產(chǎn)品
91精品国产桃色无码久久久久| 欧美日韩中文字幕一区| 中文字幕在线观看亚洲| 久草欧美视频| 青青草精品| 在线毛片网站| 东热无码在线| 欧美一级特黄大片做受六问房| 国产又大又黄又粗| 欧美极品久久久| 中文字幕国产传媒| 五月天中文字幕在线| 人妻丰满熟妇AV无码区公司| 日韩av激情| 国产对白国语对白| 亚洲黄色中文字幕| 亚洲精品aaa| 国产精品无码一区二区在线观一 | 欧美第一页| 亚洲最大黄色小说网站| 熟女久久久| 视频二三区| 久久精品一区二区三区四区五区 | 狠狠综合久久AV一区二区老牛 | 欧美成人国产精品高潮| 婷婷五月在线视频| 亚洲无码中文字幕在线| 国产黄色在线播放| 无码国内精品人妻少妇| 18禁无遮挡无码网站免费| 日本中文字幕有码视频| 思思热精品在线视频| 国产精品久久久久久一区二区| 日日骑夜夜操| 国产中文字幕在线观看| 精品无码AV无码免费专区| 在线看片z无码| 91香蕉视频污污污| 男人的天堂日韩| 久久无码精品国产大片黄| 国产精品久久久久久影视|